

TLE4961-5M

High Precision Automotive Hall Effect Latch

# **Data Sheet**

Revision 1.0, 2013-07-04

Sense & Control

Edition 2013-07-04

Published by Infineon Technologies AG 81726 Munich, Germany © 2013 Infineon Technologies AG All Rights Reserved.

#### **Legal Disclaimer**

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party.

#### Information

For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com).

#### Warnings

Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office.

Infineon Technologies components may be used in life-support devices or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.



| Revision History                                              |                          |  |  |  |  |  |  |  |
|---------------------------------------------------------------|--------------------------|--|--|--|--|--|--|--|
| Page or Item Subjects (major changes since previous revision) |                          |  |  |  |  |  |  |  |
| Revision 1.0, 2                                               | Revision 1.0, 2013-07-04 |  |  |  |  |  |  |  |
| -                                                             |                          |  |  |  |  |  |  |  |
|                                                               |                          |  |  |  |  |  |  |  |
|                                                               |                          |  |  |  |  |  |  |  |
|                                                               |                          |  |  |  |  |  |  |  |

#### **Trademarks of Infineon Technologies AG**

AURIX<sup>™</sup>, C166<sup>™</sup>, CanPAK<sup>™</sup>, CIPOS<sup>™</sup>, CIPURSE<sup>™</sup>, EconoPACK<sup>™</sup>, CoolMOS<sup>™</sup>, CoolSET<sup>™</sup>, CORECONTROL<sup>™</sup>, CROSSAVE<sup>™</sup>, DAVE<sup>™</sup>, EasyPIM<sup>™</sup>, EconoBRIDGE<sup>™</sup>, EconoDUAL<sup>™</sup>, EconoPIM<sup>™</sup>, EiceDRIVER<sup>™</sup>, eupec<sup>™</sup>, FCOS<sup>™</sup>, HITFET<sup>™</sup>, HybridPACK<sup>™</sup>, I²RF<sup>™</sup>, ISOFACE<sup>™</sup>, IsoPACK<sup>™</sup>, MIPAQ<sup>™</sup>, ModSTACK<sup>™</sup>, my-d<sup>™</sup>, NovalithIC<sup>™</sup>, OptiMOS<sup>™</sup>, ORIGA<sup>™</sup>, PRIMARION<sup>™</sup>, PrimePACK<sup>™</sup>, PrimeSTACK<sup>™</sup>, PRO-SIL<sup>™</sup>, PROFET<sup>™</sup>, RASIC<sup>™</sup>, ReverSave<sup>™</sup>, SatRIC<sup>™</sup>, SIEGET<sup>™</sup>, SINDRION<sup>™</sup>, SIPMOS<sup>™</sup>, SmartLEWIS<sup>™</sup>, SOLID FLASH<sup>™</sup>, TEMPFET<sup>™</sup>, thinQ!<sup>™</sup>, TRENCHSTOP<sup>™</sup>, TriCore<sup>™</sup>.

#### **Other Trademarks**

Advance Design System™ (ADS) of Agilent Technologies, AMBA™, ARM™, MULTI-ICE™, KEIL™, PRIMECELL™, REALVIEW™, THUMB™, µVision™ of ARM Limited, UK. AUTOSAR™ is licensed by AUTOSAR development partnership. Bluetooth™ of Bluetooth SIG Inc. CAT-iq™ of DECT Forum. COLOSSUS™, FirstGPS™ of Trimble Navigation Ltd. EMV™ of EMVCo, LLC (Visa Holdings Inc.). EPCOS™ of Epcos AG. FLEXGO™ of Microsoft Corporation. FlexRay™ is licensed by FlexRay Consortium. HYPERTERMINAL™ of Hilgraeve Incorporated. IEC™ of Commission Electrotechnique Internationale. IrDA™ of Infrared Data Association Corporation. ISO™ of INTERNATIONAL ORGANIZATION FOR STANDARDIZATION. MATLAB™ of MathWorks, Inc. MAXIM™ of Maxim Integrated Products, Inc. MICROTEC™, NUCLEUS™ of Mentor Graphics Corporation. Mifare™ of NXP. MIPI™ of MIPI Alliance, Inc. MIPS™ of MIPS Technologies, Inc., USA. muRata™ of MURATA MANUFACTURING CO., MICROWAVE OFFICE™ (MWO) of Applied Wave Research Inc., OmniVision™ of OmniVision Technologies, Inc. Openwave™ Openwave Systems Inc. RED HAT™ Red Hat, Inc. RFMD™ RF Micro Devices, Inc. SIRIUS™ of Sirius Satellite Radio Inc. SOLARIS™ of Sun Microsystems, Inc. SPANSION™ of Spansion LLC Ltd. Symbian™ of Symbian Software Limited. TAIYO YUDEN™ of Taiyo Yuden Co. TEAKLITE™ of CEVA, Inc. TEKTRONIX™ of Tektronix Inc. TOKO™ of TOKO KABUSHIKI KAISHA TA. UNIX™ of X/Open Company Limited. VERILOG™, PALLADIUM™ of Cadence Design Systems, Inc. VLYNQ™ of Texas Instruments Incorporated. VXWORKS™, WIND RIVER™ of WIND RIVER SYSTEMS, INC. ZETEX™ of Diodes Zetex Limited.

Last Trademarks Update 2011-02-24



### **Table of Contents**

# **Table of Contents**

|     | Table of Contents                               |
|-----|-------------------------------------------------|
|     | List of Figures 5                               |
|     | List of Tables 6                                |
| ı   | Product Description                             |
| 1.1 | Overview                                        |
| 1.2 | Features                                        |
| 1.3 | Target Applications                             |
| 2   | Functional Description                          |
| 2.1 | General                                         |
| 2.2 | Pin Configuration (top view)                    |
| 2.3 | Pin Description                                 |
| 2.4 | Block Diagram 9                                 |
| 2.5 | Functional Block Description9                   |
| 2.6 | Default Start-up Behavior                       |
| 3   | Specification                                   |
| 3.1 | Application Circuit                             |
| 3.2 | Absolute Maximum Ratings                        |
| 3.3 | Operating Range                                 |
| 3.4 | Electrical and Magnetic Characteristics         |
| 3.5 | Electro Magnetic Compatibility                  |
| 1   | Package Information                             |
| 1.1 | Package Outline PG-SOT23-3-15                   |
| 1.2 | Packing Information PG-SOT23-3-15               |
| 1.3 | Footprint PG-SC59-3-5 and PG-SOT23-3-15         |
| 1.4 | PG-SOT23-3-15 Distance between Chip and Package |
| 1.5 | Package Marking                                 |
| 5   | Graphs of the Magnetic Parameters               |
| 3   | Graphs of the Electrical Parameters             |



## **List of Figures**

# **List of Figures**

| Figure 1-1 | Image of TLE4961-5M in the PG-SOT23-3-15 Package                      | . 7 |
|------------|-----------------------------------------------------------------------|-----|
| igure 2-1  | Pin Configuration and Center of Sensitive Area                        | . 8 |
| igure 2-2  | Functional Block Diagram TLE4961-5M                                   | 9   |
| igure 2-3  | Timing Diagram TLE4961-5M                                             | 10  |
| igure 2-4  | Output Signal TLE4961-5M                                              | 10  |
| igure 2-5  | Illustration of the Start-up Behavior of the TLE4961-5M               | 11  |
| igure 3-1  | Application Circuit 1: With External Resistor                         | 12  |
| igure 3-2  | Application Circuit 2: Without External Resistor                      | 12  |
| igure 3-3  | Definition of Magnetic Field Direction PG-SOT23-3-15                  | 15  |
| igure 3-4  | EMC Test Circuit                                                      | 16  |
| igure 4-1  | PG-SOT23-3-15 Package Outline (All Dimensions in mm)                  | 17  |
| igure 4-2  | Packing of the PG-SOT23-3-15 in a Tape                                | 17  |
| igure 4-3  | Footprint PG-SC59-3-5 and PG-SOT23-3-15                               | 18  |
| igure 4-4  | Distance between Chip and Package                                     | 18  |
| igure 4-5  | Marking of TLE4961-5K                                                 | 18  |
| igure 5-1  | Operating Point (B <sub>OP</sub> ) of the TLE4961-5M over Temperature | 19  |
| igure 5-2  | Release Point (B <sub>RP</sub> ) of the TLE4961-5M over Temperature   | 19  |
| igure 5-3  | Hysteresis (B <sub>Hvs</sub> ) of the TLE4961-5M over Temperature     | 19  |
| igure 6-1  | Power On Time t <sub>PON</sub> of the TLE4961-5M over Temperature     | 20  |
| igure 6-2  | Signal Delay Time of the TLE4961-5M over Temperature                  | 20  |
| igure 6-3  | Supply Current of the TLE4961-5M over Temperature                     | 21  |
| igure 6-4  | Supply Current of the TLE4961-5M over Supply Voltage                  | 21  |
| igure 6-5  | Output Current Limit of the TLE4961-5M over Temperature               | 22  |
| igure 6-6  | Output Current Limit of the TLE4961-5M over applied Pull-up Voltage   | 22  |
| igure 6-7  | Output Fall Time of the TLE4961-5M over Temperature                   | 22  |
| igure 6-8  | Output Fall Time of the TLE4961-5M over applied Pull-up Voltage       | 23  |
| igure 6-9  | Output Rise Time of the TLE4961-5M over Temperature                   | 23  |
| igure 6-10 | Output Rise Time of the TLE4961-5M over applied Pull-up Voltage       | 23  |
| igure 6-11 | Output Leakage Current of the TLE4961-5M over Temperature             | 24  |
| igure 6-12 | Saturation Voltage of the TLE4961-5M over Temperature                 | 24  |
| igure 6-13 | Saturation Voltage of the TLE4961-5M over Output Current              | 24  |
| igure 6-14 | Effective Noise of the TLE4961-5M Thresholds over Temperature         | 25  |
| igure 6-15 | Output Signal Jitter of the TLE4961-5M over Temperature               | 25  |





### **List of Tables**

# **List of Tables**

| Table 1-1 | Ordering Information               | 7  |
|-----------|------------------------------------|----|
| Table 2-1 | Pin Description PG-SOT23-3-15      |    |
| Table 3-1 | Absolute Maximum Rating Parameters |    |
| Table 3-2 | ESD Protection (TA = 25°C)         | 13 |
| Table 3-3 | Operating Conditions Parameters    | 14 |
| Table 3-4 | General Electrical Characteristics | 14 |
| Table 3-5 | Magnetic Characteristics           | 15 |
| Table 3-6 | Magnetic Compatibility             | 16 |
| Table 3-7 | Electro Magnetic Compatibility     | 16 |



**Product Description** 

# 1 Product Description







### 1.1 Overview

| Characteristic               | Supply Voltage | Supply Current | Sensitivity                                                 | Interface            | Temperature    |
|------------------------------|----------------|----------------|-------------------------------------------------------------|----------------------|----------------|
| Bipolar Hall<br>Effect Latch | 3.0~32 V       | 1.6 mA         | Medium<br>B <sub>OP</sub> :15 mT<br>B <sub>RP</sub> :-15 mT | Open Drain<br>Output | -40°C to 170°C |



Figure 1-1 Image of TLE4961-5M in the PG-SOT23-3-15 Package

#### 1.2 Features

- 3.0 V to 32 V operating supply voltage
- Operation from unregulated power supply
- Reverse polarity protection (-18 V)
- Overvoltage capability up to 42 V without external resistor
- Output overcurrent & overtemperature protection
- Active error compensation
- · High stability of magnetic thresholds
- Low jitter (typ. 0.35 µs)
- · High ESD performance
- Small SMD package PG-SOT23-3-15 (TLE4961-5M)

### 1.3 Target Applications

Target applications for the TLE496x Hall switch family are all applications which require a high precision Hall Switch with an operating temperature range from -40°C to 170°C. Its superior supply voltage range from 3.0 V to 32 V with overvoltage capability (e.g. load-dump) up to 42 V without external resistor makes it ideally suited for automotive and industrial applications.

The TLE4961-5M is a latch with a typical threshold of 15 mT. It is ideally suited for applications with a pole wheel for index counting and speed measurement.

Table 1-1 Ordering Information

| Product Name | Product Type | Ordering Code | Package       |
|--------------|--------------|---------------|---------------|
| TLE4961-5M   | Hall Latch   | SP001013854   | PG-SOT23-3-15 |

# **2** Functional Description

### 2.1 General

The TLE4961-5M is an integrated Hall effect latch designed specifically for highly accurate applications with superior supply voltage capability, operating temperature range and temperature stability of the magnetic thresholds.

## 2.2 Pin Configuration (top view)



Figure 2-1 Pin Configuration and Center of Sensitive Area

### 2.3 Pin Description

Table 2-1 Pin Description PG-SOT23-3-15

| Pin No. | Symbol | Function       |
|---------|--------|----------------|
| 1       | VDD    | Supply voltage |
| 2       | Q      | Output         |
| 3       | GND    | Ground         |

## 2.4 Block Diagram



Figure 2-2 Functional Block Diagram TLE4961-5M

### 2.5 Functional Block Description

The chopped Hall IC switch comprises a Hall probe, bias generator, compensation circuits, oscillator and output transistor.

The bias generator provides currents for the Hall probe and the active circuits. Compensation circuits stabilize the temperature behavior and reduce influence of technology variations.

The active error compensation (chopping technique) rejects offsets in the signal path and the influence of mechanical stress to the Hall probe caused by molding and soldering processes and other thermal stress in the package. The chopped measurement principle together with the threshold generator and the comparator ensures highly accurate and temperature stable magnetic thresholds.

The output transistor has an integrated overcurrent and overtemperature protection.





Figure 2-3 Timing Diagram TLE4961-5M



Figure 2-4 Output Signal TLE4961-5M



### 2.6 Default Start-up Behavior

The magnetic thresholds exhibit a hysteresis  $B_{HYS} = B_{OP} - B_{RP}$ . In case of a power-on with a magnetic field B within hysteresis ( $B_{OP} > B > B_{RP}$ ) the output of the sensor is set to the pull up voltage level ( $V_Q$ ) per default. After the first crossing of  $B_{OP}$  or  $B_{RP}$  of the magnetic field the internal decision logic is set to the corresponding magnetic input value.

 $V_{DDA}$  is the internal supply voltage which is following the external supply voltage  $V_{DD}$ .

This means for B >  $B_{OP}$  the output is switching, for B <  $B_{RP}$  and  $B_{OP}$  > B >  $B_{RP}$  the output stays at  $V_{Q}$ .



Figure 2-5 Illustration of the Start-up Behavior of the TLE4961-5M

# 3 Specification

### 3.1 Application Circuit

The following Figure 3-1 shows the basic option of an application circuit. Only a pull-up resistoor  $R_Q$  is necessary. An external series resistor for Vs is not needed. The resistor  $R_Q$  has to be in a dimension to match the applied  $V_S$  to keep  $I_Q$  limited to the operating range of maximum 25 mA.

e.g.:  $\rm V_S$  = 12 V and  $\rm R_Q$ =1200  $\Omega$  gives  $\rm I_Q$ = 12 V/1200  $\Omega$  = 10 mA.



Figure 3-1 Basic Application Circuit #1: Only Pull-Up Resistor is necessary



Figure 3-2 Enhanced Application Circuit #2: for extended ESD robustness

With an additional capacitor  $C_{DD}$  and a transient voltage suppression (TVS) diode an extended ESD robustness of 15kV on system level is achieved (**Figure 3-2**). If an increased robustness for e.g. testpulse 1 is required a serial resistor in the suppply needs to be added (see also **Chapter 3.5**).



# 3.2 Absolute Maximum Ratings

Table 3-1 Absolute Maximum Rating Parameters

| Parameter                           | Symbol            |      | Values | s                        | Unit | Note / Test Condition                                                                                    |
|-------------------------------------|-------------------|------|--------|--------------------------|------|----------------------------------------------------------------------------------------------------------|
|                                     |                   | Min. | Тур.   | Max.                     |      |                                                                                                          |
| Supply voltage <sup>1)</sup>        | $V_{DD}$          | -18  |        | 32<br>42                 | V    | 10h, no external resistor required                                                                       |
| Output voltage                      | $V_Q$             | -0.5 |        | 32                       | V    |                                                                                                          |
| Reverse output current              | IQ                | -70  |        |                          | mA   |                                                                                                          |
| Junction temperature <sup>1)</sup>  | T <sub>J</sub>    | -40  |        | 155<br>165<br>175<br>195 | °C   | for 2000h (not additive)<br>for 1000h (not additive)<br>for 168h (not additive)<br>for 3 x 1h (additive) |
| Storage temperature                 | T <sub>S</sub>    | -40  |        | 150                      | °C   |                                                                                                          |
| Thermal resistance Junction ambient | R <sub>thJA</sub> |      |        | 300                      | K/W  | for PG-SOT23-3-15 (2s2p)                                                                                 |
| Thermal resistance Junction lead    | R <sub>thJL</sub> |      |        | 100                      | K/W  | for PG-SOT23-3-15                                                                                        |

<sup>1)</sup> This lifetime statement is an anticipation based on an extrapolation of Infineon's qualification test results. The actual lifetime of a component depends on its form of application and type of use etc. and may deviate from such statement. The lifetime statement shall in no event extend the agreed warranty period.

Attention: Stresses above the max. values listed here may cause permanent damage to the device.

Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Maximum ratings are absolute ratings; exceeding only one of these values may cause irreversible damage to the integrated circuit.

Calculation of the dissipated power  $P_{DIS}$  and junction temperature  $T_J$  of the chip (SOT23 example):

e.g. for:  $V_{DD}$  = 12 V,  $I_{S}$  = 2.5 mA,  $V_{QSAT}$  = 0.5 V,  $I_{Q}$  = 20 mA

Power dissipation:  $P_{DIS}$  = 12 V x 2.5 mA + 0.5 V x 20 mA = 30 mW + 10 mW = 40 mW

Temperature  $\Delta T = R_{thJA} \times P_{DIS} = 300 \text{ K/W} \times 40 \text{ mW} = 12 \text{ K}$ 

For  $T_A = 150 \,^{\circ}\text{C}$ :  $T_J = T_A + \Delta T = 150 \,^{\circ}\text{C} + 12 \,^{\circ}\text{K} = 162 \,^{\circ}\text{C}$ 

Table 3-2 ESD Protection<sup>1)</sup> (TA =  $25^{\circ}$ C)

| Parameter                                | Symbol           | Values |      |      |    | Note / Test Condition            |  |
|------------------------------------------|------------------|--------|------|------|----|----------------------------------|--|
|                                          |                  | Min.   | Тур. | Max. |    |                                  |  |
| ESD voltage (HBM) <sup>2)</sup>          | V <sub>ESD</sub> | -7     |      | 7    | kV | R = 1.5 kΩ, C = 100 pF           |  |
| ESD voltage (CDM) <sup>3)</sup>          |                  | -1     |      | 1    |    |                                  |  |
| ESD voltage (system level) <sup>4)</sup> | 1                | -15    |      | 15   |    | with circuit shown in Figure 3-2 |  |

- 1) Characterization of ESD is carried out on a sample basis, not subject to production test.
- 2) Human Body Model (HBM) tests according to ANSI/ESDA/JEDEC JS-001.
- 3) Charge device model (CDM) tests according to JESD22-C101.
- 4) Gun test (2k $\Omega$  / 330pF or 330 $\Omega$  / 150pF) according to ISO 10605-2008.



## 3.3 Operating Range

The following operating conditions must not be exceeded in order to ensure correct operation of the TLE4961-5M. All parameters specified in the following sections refer to these operating conditions unless otherwise mentioned.

**Table 3-3** Operating Conditions Parameters

| Parameter                                     | Symbol          |      | Value | S                | Unit | Note / Test Condition |
|-----------------------------------------------|-----------------|------|-------|------------------|------|-----------------------|
|                                               |                 | Min. | Тур.  | Max.             |      |                       |
| Supply voltage                                | $V_{DD}$        | 3.0  |       | 32 <sup>1)</sup> | V    |                       |
| Output voltage                                | $V_Q$           | -0.3 |       | 32               | V    |                       |
| Junction temperature                          | Tj              | -40  |       | 170              | °C   |                       |
| Output current                                | IQ              | 0    |       | 25               | mA   |                       |
| Magnetic signal input frequency <sup>2)</sup> | f <sub>SW</sub> | 0    |       | 10               | kHz  |                       |

<sup>1)</sup> Latch-up test with factor 1.5 is not covered. Please see max ratings also.

### 3.4 Electrical and Magnetic Characteristics

Product characteristics involve the spread of values guaranteed within the specified voltage and ambient temperature range. Typical characteristics are the median of the production and correspond to  $V_{DD}$  = 12 V and TA = 25°C. The below listed specification is valid in combination with the application circuit shown in **Figure 3-1** and **Figure 3-2** 

Table 3-4 General Electrical Characteristics

| Parameter                       | Symbol              | Values |      |      | Unit | Note / Test Condition                                                                               |  |
|---------------------------------|---------------------|--------|------|------|------|-----------------------------------------------------------------------------------------------------|--|
|                                 |                     | Min.   | Тур. | Max. |      |                                                                                                     |  |
| Supply current                  | Is                  | 1.1    | 1.6  | 2.5  | mA   |                                                                                                     |  |
| Reverse current                 | I <sub>SR</sub>     |        | 0.05 | 1    | mA   | for V <sub>DD</sub> = -18 V                                                                         |  |
| Output saturation               | $V_{QSAT}$          |        | 0.2  | 0.5  | V    | I <sub>Q</sub> = 20 mA                                                                              |  |
| voltage                         |                     |        | 0.24 | 0.6  | V    | I <sub>Q</sub> = 25 mA                                                                              |  |
| Output leakage current          | I <sub>QLEAK</sub>  |        |      | 10   | μΑ   |                                                                                                     |  |
| Output current limitation       | I <sub>QLIMIT</sub> | 30     | 56   | 70   | mA   | internally limited & thermal shutdown                                                               |  |
| Output fall time <sup>1)</sup>  | t <sub>f</sub>      | 0.17   | 0.4  | 1    | μs   | 1.2 kΩ / 50 pF, see <b>Figure 2-3</b>                                                               |  |
| Output rise time <sup>1)</sup>  | t <sub>r</sub>      | 0.4    | 0.5  | 1    | μs   | 1.2 kΩ / 50 pF, see <b>Figure 2-3</b>                                                               |  |
| Output jitter <sup>1)2)</sup>   | t <sub>QJ</sub>     |        | 0.35 | 1    | μs   | For square wave signal with 1 kHz                                                                   |  |
| Delay time <sup>1)3)</sup>      | t <sub>d</sub>      | 12     | 15   | 30   | μs   | see Figure 2-3                                                                                      |  |
| Power-on time <sup>1)4)</sup>   | t <sub>PON</sub>    |        | 80   | 150  | μs   | $V_{DD} = 3 \text{ V}, \text{ B} \le B_{RP} - 0.5 \text{ mT or}$<br>$B \ge B_{OP} + 0.5 \text{ mT}$ |  |
| Chopper frequency <sup>1)</sup> | f <sub>OSC</sub>    |        | 350  |      | kHz  |                                                                                                     |  |

<sup>1)</sup> Not subject to production test, verified by design/characterization.

<sup>2)</sup> For operation at the maximum switching frequency the magnetic input signal must be 1.4 times higher than for static fields. This is due to the -3dB corner frequency of the internal low-pass filter in the signal path.

<sup>2)</sup> Output jitter is the  $1\sigma$  value of the output switching distribution.

<sup>3)</sup> Systematic delay between magnetic threshold reached and output switching.

<sup>4)</sup> Time from applying  $V_{DD}$  = 3.0 V to the sensor until the output is valid.



**Table 3-5** Magnetic Characteristics

| Parameter                                                            | Symbol            | T (°C) | Values |       |       | Unit  | Note / Test Condition |
|----------------------------------------------------------------------|-------------------|--------|--------|-------|-------|-------|-----------------------|
|                                                                      |                   |        | Min.   | Тур.  | Max.  |       |                       |
| Operating point                                                      | B <sub>OP</sub>   | -40    | 11.7   | 17.0  | 22.2  | mT    |                       |
|                                                                      |                   | 25     | 10.3   | 15.0  | 19.8  |       |                       |
|                                                                      |                   | 170    | 7.0    | 10.7  | 14.3  |       |                       |
| Release point                                                        | B <sub>RP</sub>   | -40    | -22.2  | -17.0 | -11.7 | mT    |                       |
|                                                                      |                   | 25     | -19.8  | -15.0 | -10.3 |       |                       |
|                                                                      |                   | 170    | -14.3  | -10.7 | -7.0  |       |                       |
| Hysteresis                                                           | B <sub>HYS</sub>  | -40    | 25.4   | 33.9  | 42.4  | mT    |                       |
|                                                                      |                   | 25     | 22.5   | 30.0  | 37.5  |       |                       |
|                                                                      |                   | 170    | 16.0   | 21.3  | 26.6  |       |                       |
| Effective noise value of the magnetic switching points <sup>1)</sup> | B <sub>Neff</sub> | 25     |        | 62    |       | μТ    |                       |
| Temperature compensation of magnetic thresholds <sup>2)</sup>        | T <sub>C</sub>    |        |        | -2000 |       | ppm/K |                       |

<sup>1)</sup> The magnetic noise is normal distributed and can be assumed as nearly independent to frequency without sampling noise or digital noise effects. The typical value represents the rms-value and corresponds therefore to a 1  $\sigma$  probability of normal distribution. Consequently a 3  $\sigma$  value corresponds to 99.7% probability of appearance.

#### **Field Direction Definition**

Positive magnetic fields are defined with the south pole of the magnet to the branded side of package.



Figure 3-3 Definition of Magnetic Field Direction PG-SOT23-3-15

<sup>2)</sup> Not subject to production test, verified by design/characterization.



# 3.5 Electro Magnetic Compatibility

Characterization of Electro Magnetic Compatibility is carried out on a sample basis from one qualification lot. Not all specification parameters have been monitored during EMC exposure.



Figure 3-4 EMC Test Circuit

Ref: ISO 7637-2 (Version 2004), test circuit Figure 3.4 (with external resistor,  $R_S$  = 100  $\Omega$ )

Table 3-6 Magnetic Compatibility

| Parameter                  | Symbol           | Level / Type                                    | Status |
|----------------------------|------------------|-------------------------------------------------|--------|
| Testpulse 1                | V <sub>EMC</sub> | -100 V                                          | С      |
| Testpulse 2a <sup>1)</sup> |                  | 60 V/110 V                                      | A/C    |
| Testpulse 2b               |                  | 10 V                                            | С      |
| Testpulse 3a               |                  | -150 V                                          | Α      |
| Testpulse 3b               |                  | 100 V                                           | Α      |
| Testpulse 4 <sup>2)</sup>  |                  | -7 V / -5.5 V                                   | Α      |
| Testpulse 5b <sup>3)</sup> |                  | $U_S = 86.5 \text{ V} / U_S^* = 28.5 \text{ V}$ | Α      |

- 1) ISO 7637-2 (2004) describes internal resistance = 2  $\Omega$  (former 10  $\Omega$ ).
- 2) According to 7637-2 for test pulse 4 the test voltage shall be 12 V +/- 0.2 V.
- 3) A central load dump protection of 42 V is used. Us\* = 42 V-13.5 V.

Ref: ISO 7637-2 (Version 2004), test circuit Figure 3.4 (without external resistor,  $R_S = 0\Omega$ )

Table 3-7 Electro Magnetic Compatibility

| Parameter                  | Symbol           | Level / Type                                    | Status |  |
|----------------------------|------------------|-------------------------------------------------|--------|--|
| Testpulse 1                | V <sub>EMC</sub> | -50 V                                           | С      |  |
| Testpulse 2a1)             |                  | 50 V                                            | A      |  |
| Testpulse 2b               |                  | 10 V                                            | С      |  |
| Testpulse 3a               |                  | -150 V                                          | Α      |  |
| Testpulse 3b               |                  | 100 V                                           | Α      |  |
| Testpulse 4 <sup>2)</sup>  |                  | -7 V / 5.5 V                                    | Α      |  |
| Testpulse 5b <sup>3)</sup> |                  | $U_S = 86.5 \text{ V} / U_S^* = 28.5 \text{ V}$ | Α      |  |

- 1) ISO 7637-2 (2004) describes internal resistance = 2  $\Omega$  (former 10  $\Omega$ ).
- 2) According to 7637-2 for test pulse 4 the test voltage shall be 12 V  $\pm$  0.2 V.
- 3) A central load dump protection of 42 V is used. Us\* = 42 V-13.5 V.

**Package Information** 

# 4 Package Information

The TLE4961-5M is available in the small halogen free SMD package PG-SOT23-3-15.

## 4.1 Package Outline PG-SOT23-3-15



Figure 4-1 PG-SOT23-3-15 Package Outline (All Dimensions in mm)

# 4.2 Packing Information PG-SOT23-3-15



Figure 4-2 Packing of the PG-SOT23-3-15 in a Tape



**Package Information** 

# 4.3 Footprint PG-SC59-3-5 and PG-SOT23-3-15



Figure 4-3 Footprint PG-SC59-3-5 and PG-SOT23-3-15

### 4.4 PG-SOT23-3-15 Distance between Chip and Package



Figure 4-4 Distance between Chip and Package

# 4.5 Package Marking



Figure 4-5 Marking of TLE4961-5M



**Graphs of the Magnetic Parameters** 

# **5** Graphs of the Magnetic Parameters



Figure 5-1 Operating Point (B<sub>OP</sub>) of the TLE4961-5M over Temperature



Figure 5-2 Release Point (B<sub>RP</sub>) of the TLE4961-5M over Temperature



Figure 5-3 Hysteresis (B<sub>Hys</sub>) of the TLE4961-5M over Temperature





Figure 6-1 Power On Time  $t_{PON}$  of the TLE4961-5M over Temperature



Figure 6-2 Signal Delay Time of the TLE4961-5M over Temperature





Figure 6-3 Supply Current of the TLE4961-5M over Temperature



Figure 6-4 Supply Current of the TLE4961-5M over Supply Voltage





Figure 6-5 Output Current Limit of the TLE4961-5M over Temperature



Figure 6-6 Output Current Limit of the TLE4961-5M over applied Pull-up Voltage



Figure 6-7 Output Fall Time of the TLE4961-5M over Temperature





Figure 6-8 Output Fall Time of the TLE4961-5M over applied Pull-up Voltage



Figure 6-9 Output Rise Time of the TLE4961-5M over Temperature



Figure 6-10 Output Rise Time of the TLE4961-5M over applied Pull-up Voltage





Figure 6-11 Output Leakage Current of the TLE4961-5M over Temperature



Figure 6-12 Saturation Voltage of the TLE4961-5M over Temperature



Figure 6-13 Saturation Voltage of the TLE4961-5M over Output Current





Figure 6-14 Effective Noise of the TLE4961-5M Thresholds over Temperature



Figure 6-15 Output Signal Jitter of the TLE4961-5M over Temperature

www.infineon.com